# SPECIFICATION VER. 1.2 ## General The ATIC12 is 12-Channel capacitive sensor with auto sensitivity calibration. And the supply voltage range is from 3.0 to 5.0V. The result of touch sensing can be checked by the I<sup>2</sup>C serial interface. I2C interface might be useful when the MCU IO or connector resource is not enough in the application. The ATIC12 has the ID\_SEL. The ID\_SEL is Chip ID selection input pin. ## **Feature** - 12-Channel capacitive sensor with auto sensitivity calibration - I2C serial interface - Selectable output operation mode (Single output / Multi output) - Adjustable 32 steps sensitivity - Low current consumption - Embedded common and normal noise elimination circuit - RoHS compliant 28 QFN / 28 SSOP packages - Moisture sensitivity level 3 (MSL3) - Typical current consumption 320 uA (@3.0V, R<sub>B</sub> 510K Ohm) - Sleep mode to reduce the current consumption 60uA (@3.0V, $R_{SB}$ 2M Ohm) - Typical current consumption 460 uA (@5.0V, R<sub>B</sub> 510K Ohm) - Sleep mode to reduce the current consumption 80uA (@5.0V, R<sub>SB</sub> 2M Ohm) ## **Block Diagram** ## **Application** - Home appliances (TV, Monitor keypads) - Membrane switch replacement - Sealed control panels, keypads - Touch screen replacement application Home application ## **Ordering Information** | Part No. | Package | |-----------|---------| | ATIC12-QL | 28 QFN | | ATIC12-SL | 28 SSOP | ## **Content** | Gen | eral | | 2 | | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | | | story | | | | 1 | Pin Con | figuration | | | | | 1.1 | | | | | | 1.2 | 28 SSOP Package | 5 | | | 2 | Pin Des | | | | | | 2.1 | | | | | | 2.2 | Pin Map – 28 SSOP Package | 8 | | | 3 | | | | | | 4 | | 1 | | | | | 4.1 | | | | | | 4.2 | | | | | 5 | | | | | | 6 | | ± | | | | | 6.1 | | | | | | 6.2 | • | | | | | 6.3 | 1 | | | | | 6.4 | | | | | | 6.5 | <u> </u> | | | | | 6.6 | <u> </u> | | | | | 6.7 | | | | | 7 | | | | | | | 7.1 | | | | | | 7.2 | 1 | | | | | 7.3 | · | | | | | 7.4 | · | | | | | 7.5 | $\epsilon$ | | | | | 7.6 | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | | | | | _ | 7.9 | | | | | 8 | | | | | | | 8.1 | | | | | | 8.2 | | | | | 9 | | E | | | | | 9.1 | | | | | 4.0 | | | | | | 10 | | | | | | | | | | | | 1.1 | | | | | | 11 | | | | | | | | | | | | | | | | | | NO | 1ES: | 1.1 28 QFN Package 5 1.2 28 SSOP Package 5 Pin Description 6 2.1 Pin Map – 28 QFN Package 7 2.2 Pin Map – 28 SSOP Package 8 Absolute Maximum Rating 9 3SD & Latch-up Characteristics 9 4.1 ESD Characteristics 9 4.2 Latch-up Characteristics 9 4.2 Latch-up Characteristics 9 4.1 ESD Characteristics 9 4.2 Latch-up Characteristics 9 4.1 ESD Characteristics 9 4.2 Latch-up Characteristics 9 4.1 ESD Characteristics 9 4.2 Latch-up Characteristics 9 4.1 ESD Characteristics 9 4.2 Latch-up Characteristics 9 6.1 Sensing Voltage setting 11 6.1 Sensing Voltage setting 11 6.2 RBIAS & SRBIAS implementation 12 6.3 CS Implementation 12 6.5 CINT imple | | | ## **Pin Configuration** #### 1.1 28 QFN Package #### 1.2 28 SSOP Package ## 2 Pin Description ## VDD, GND Supply voltage and ground pin. ### CR Radio frequency Noise Detection pin. Normally, R.N.D pin does not connect to anywhere. But, in radio frequency noise environment, this pin must form a pattern line on PCB. ### **CS1 ~ CS12** Capacitive sensor input pins. #### LCAP Internal LDO output port. ### SCL, SDA SCL is $I^2C$ clock input pin and SDA is $I^2C$ data input-output pin. These ports have internal pull-up resistor. In case of not use, this pin must be not connected to any circuitry. #### INT Touch sensing interrupt output pin. This port has internal pull-up resistor. ## ID SEL I2C Address selection input. ### RRIAS Internal bias adjust input. Normally 510K-ohm resistor is connected between this port and ground. ## **SRBIAS** Stand-by internal bias adjust input. Normally 2M-ohm resistor is connected between this port and ground. ### Cint Integration Capacitor. ## 2.1 Pin Map – 28 QFN Package | Pin<br>Number | Name | I/O | Description | Protection | |---------------|--------|-------------|-------------------------------------------|------------| | 1 | RBIAS | Analog I/O | Internal bias adjust input | VDD/GND | | 2 | CS6 | Analog I/O | CS6 Channel capacitive sensor input | VDD/GND | | 3 | CS7 | Analog I/O | CS7 Channel capacitive sensor input | VDD/GND | | 4 | VDD | Power | Power Supply (3.0V ~ 5.5V) | GND | | 5 | GND | Ground | Ground | VDD | | 6 | CS8 | Analog I/O | CS8 Channel capacitive sensor input | VDD/GND | | 7 | CS9 | Analog I/O | CS9 Channel capacitive sensor input | VDD/GND | | 8 | CR | Analog I/O | Reference Channel capacitive sensor input | VDD/GND | | 9 | Cint | Analog I/O | Integration Capacitor | VDD/GND | | 10 | CS10 | Analog I/O | CS10 Channel capacitive sensor input | VDD/GND | | 11 | CS11 | Analog I/O | CS11 Channel capacitive sensor input | VDD/GND | | 12 | CS12 | Analog I/O | CS12 Channel capacitive sensor input | VDD/GND | | 13 | VDD | Analog I/O | Power Supply (3.0V ~ 5.5V) | GND | | 14 | GND | Ground | Ground | VDD | | 15 | N.C. | - | No connection | - | | 16 | SCL | Digital I/O | I2C Clock input | VDD/GND | | 17 | SDA | Digital I/O | I2C Data (Open drain) | VDD/GND | | 18 | INT | Digital Out | Interrupt Output (Open drain) | VDD/GND | | 19 | N.C. | - | No connection | - | | 20 | ID_SEL | Digital I/O | I2C Address Selection | VDD/GND | | 21 | N.C. | - | No connection | - | | 22 | SRBIAS | Analog I/O | Stand-by mode internal bias input | VDD/GND | | 23 | LCAP | Analog I/O | Internal LDO Output | VDD/GND | | 24 | CS1 | Analog I/O | CS1 Channel capacitive sensor input | VDD/GND | | 25 | CS2 | Analog I/O | CS2 Channel capacitive sensor input | VDD/GND | | 26 | CS3 | Analog I/O | CS3 Channel capacitive sensor input | VDD/GND | | 27 | CS4 | Analog I/O | CS4 Channel capacitive sensor input | VDD/GND | | 28 | CS5 | Analog I/O | CS5 Channel capacitive sensor input | VDD/GND | ## 2.2 Pin Map – 28 SSOP Package | Pin<br>Number | Name | I/O | Description | Protection | |---------------|--------|-------------|-------------------------------------------|------------| | 1 | CS4 | Analog I/O | CS4 Channel capacitive sensor input | VDD/GND | | 2 | CS5 | Analog I/O | CS5 Channel capacitive sensor input | VDD/GND | | 3 | RBIAS | Analog I/O | Internal bias adjust input | VDD/GND | | 4 | CS6 | Analog I/O | CS6 Channel capacitive sensor input | VDD/GND | | 5 | CS7 | Analog I/O | CS7 Channel capacitive sensor input | VDD/GND | | 6 | VDD | Power | Power Supply (3.0V ~ 5.5V) | GND | | 7 | GND | Ground | Ground | VDD | | 8 | CS8 | Analog I/O | CS8 Channel capacitive sensor input | VDD/GND | | 9 | CS9 | Analog I/O | CS9 Channel capacitive sensor input | VDD/GND | | 10 | CR | Analog I/O | Reference Channel capacitive sensor input | VDD/GND | | 11 | Cint | Analog I/O | Integration Capacitor | VDD/GND | | 12 | CS10 | Analog I/O | CS10 Channel capacitive sensor input | VDD/GND | | 13 | CS11 | Analog I/O | CS11 Channel capacitive sensor input | VDD/GND | | 14 | CS12 | Analog I/O | CS12 Channel capacitive sensor input | VDD/GND | | 15 | VDD | Analog I/O | Power Supply (3.0V ~ 5.5V) | GND | | 16 | GND | Ground | Ground | VDD | | 17 | N.C. | - | No connection | - | | 18 | SCL | Digital I/O | I2C Clock input | VDD/GND | | 19 | SDA | Digital I/O | I2C Data (Open drain) | VDD/GND | | 20 | INT | Digital Out | Interrupt Output (Open drain) | VDD/GND | | 21 | N.C. | - | No connection | - | | 22 | ID_SEL | Digital I/O | I2C Address Selection | VDD/GND | | 23 | SRBIAS | Analog I/O | Stand-by mode internal bias input | VDD/GND | | 24 | LCAP | Analog I/O | Internal LDO Output | VDD/GND | | 25 | N.C. | - | No connection | - | | 26 | CS1 | Analog I/O | CS1 Channel capacitive sensor input | VDD/GND | | 27 | CS2 | Analog I/O | CS2 Channel capacitive sensor input | VDD/GND | | 28 | CS3 | Analog I/O | CS3 Channel capacitive sensor input | VDD/GND | ## 3 Absolute Maximum Rating Battery supply voltage5.5VMaximum voltage on any pinVDD+0.3Maximum current on any PAD100mAPower Dissipation800mWStorage Temperature $-50 \sim 150 ^{\circ}C$ Operating Temperature $-20 \sim 75 ^{\circ}C$ Junction Temperature $150 ^{\circ}C$ Note: Unless any other command is noted, all above are operated in normal temperature. ## 4 ESD & Latch-up Characteristics ## 4.1 ESD Characteristics | Mode | Mode Polarity | | Reference | | |-------|---------------|--------|----------------------|--| | | | 8000 V | VDD | | | Н.В.М | Pos / Neg | 8000 V | VSS | | | | | 7500 V | P to P | | | | | 400 V | VDD | | | M.M | Pos / Neg | 450 V | VSS | | | | | 500 V | P to P | | | C.D.M | C.D.M - | | Field Induced Charge | | ## 4.2 Latch-up Characteristics | Mode Polarity | | Max | Reference | |--------------------|----------|---------|-----------| | LToot | Positive | 100 mA | | | I Test | Negative | -100 mA | JESD78A | | V supply over 5.5V | Positive | 8.25 V | | ## 5 Electrical Characteristics $^{\blacksquare}$ $V_{DD}{=}3.3V,$ Typical system frequency (Unless otherwise noted), $T_{A}$ = 25 $^{\circ}\text{C}$ | Characteristics | Symbol | <b>Test Condition</b> | Min | Тур | Max | Units | | | | |------------------------------------------|--------------------------------------------------|--------------------------------------------------------|----------------------|------|----------------------|-------|--|--|--| | Power supply requirement a | Power supply requirement and current consumption | | | | | | | | | | Operating voltage | $V_{DD}$ | | 3.0 | | 5.5 | V | | | | | | | $V_{DD}$ = 3.0V, $R_B$ =51K Ohm | - | 320 | - | | | | | | Current consumption | T | $V_{DD}$ = 3.0V, Sleep Mode state,<br>$R_{SB}$ =2M Ohm | - | 60 | - | uA | | | | | | $I_{DD}$ | $V_{DD}$ = 5.0V, $R_B$ =51K Ohm | - | 460 | - | | | | | | | | $V_{DD}$ = 5.0V, Sleep Mode state,<br>$R_{SB}$ =2M Ohm | - | 80 | - | | | | | | Reset and input level | | | · | | | | | | | | Internal Reset voltage | $V_{DD\_RST}$ | LCAP =1.8V | 1.05 | 1.20 | 1.35 | V | | | | | Input high level | VIH | $ I_{IH} \le +5\mu A$ | V <sub>DD</sub> *0.6 | | V <sub>DD</sub> +0.3 | V | | | | | Input low level | VIL | $ I_{IL} \le +5\mu A$ | -0.3 | | V <sub>DD</sub> *0.3 | V | | | | | Self calibration time after system reset | $T_{CAL}$ | Normal calibration speed | - | 300 | - | msec | | | | | <b>Touch sensing performance</b> | | | | | | | | | | | Minimum detective capacitance difference | $\Delta C_{MIN}$ | | 0.2 | 1 | - | pF | | | | | Sense input capacitance range | $C_{S}$ | | - | - | 36 | pF | | | | | Output impedance | Zo | $\Delta C > \Delta C_{MIN}$ | - | 12 | - | Ω | | | | | (open drain) | 2.0 | $\Delta C < \Delta C_{MIN}$ | - | 30M | - | 52 | | | | | System performance | T. | | | | 1 | T | | | | | Max. output current | $I_{OUT}$ | Per unit drive output port | - | - | 8.0 | mA | | | | | Sensitivity control | | | - | 32 | - | step | | | | | Max. I <sup>2</sup> C SCL clock speed | f <sub>SCL_MAX</sub> | Maximum internal I <sup>2</sup> C clock | - | - | 400 | KHz | | | | # **ATIC12 Implementation** #### 6.1 **Sensing Voltage setting** Sensing voltage of ATIC12 is set by VDD voltage after power-on reset. If VDD voltage is 4.7V ~ 5.5V, sensing voltage is set 4.5V. If VDD voltage is 3.0V ~ 4.7V, Sensing voltage is set 2.7V. So, VDD voltage is not recommended between 4.6V from 4.8V. #### 6.2 **RBIAS & SRBIAS implementation** The RBIAS is connecting to the resistor to decide the oscillator and internal bias current. The sensing frequency, internal clock frequency and current consumption are therefore able to be adjusted with R<sub>B</sub>. Normally, an R<sub>B</sub> of 510K ohms is used. If user wants to use a different value of R<sub>B</sub>, please contact AD Semiconductors. The R<sub>SB</sub> should be connected as above figure when the ATIC12 operates in SLEEP Mode to save the current consumption. In this case, the consumption depends on the R<sub>SB</sub> and R<sub>B</sub> resistors. #### 6.3 **CS Implementation** The ATIC12 has basically 32 steps sensitivity, which is available to control with internal register by I2C interface. The parallel capacitor C<sub>CS1</sub> is added to CS1 and C<sub>CS12</sub> to CS12 to adjust sensitivity. The sensitivity will be increased when smaller value of C<sub>CS</sub> is used. It could be useful in case detail sensitivity mediation is required. The internal touch decision process of each channel is separated from each other. The twelve channel touch key board application can therefore be designed by using only one ATIC12 without coupling problem. The R<sub>S</sub> is serial connection resistor to avoid mal-function from external surge and ESD. (It might be optional.) From $100\Omega$ to $1k\Omega$ is recommended for RS. The size and shape of PAD might have influence on the sensitivity. The sensitivity will be optimal when the size of PAD is approximately an half of the first knuckle (it's about 10 mm x 7 mm). The connection line of CS1 ~ CS12 to touch PAD is recommended to be routed as short as possible to prevent from abnormal touch detect caused by connection line. The unused CS channel must be disabled with the channel reset<sup>1</sup> registers. ## **INT** (Interrupt output) Implementation An INT pin is for the touch sensing interrupt output. The interrupt pulse is generated only during short period of every each channel touch start point and touch end point. Interrupt pulse has logical low level. INT has NMOS open drain structure. #### 6.5 **CINT** implementation In the operation of the ATIC12, it is necessary to integrate the sensing voltage. Thus, an external capacitor CINT is required for such operation. If noise affects CINT capacitor, it can cause abnormal operation. Therefore, CINT Capacitor must be designed to minimize the effects of noise. ## 6.6 LCAP implementation The ATIC12 has internal Regulator(LDO) for digital block operation. It is recommended that an external capacitor (LCAP) be connected for stable operation of the LDO. The position of LCAP should be as close as possible to the ATIC12 IC. LCAP, LACP capacitors and lines require a ground shield design to avoid being affected by a noise. #### 6.7 SCL, SDA implementation SCL is I<sup>2</sup>C clock input and SDA is I<sup>2</sup>C data input-output. Maximum supported I<sup>2</sup>C clock frequency is 4MHz. SDA has NMOS open drain structure. For more details refer to 'Chapter 10. I<sup>2</sup>C Interface'. Refer to the chapter 11.2.5. Channel reset register. AD Semiconductor Confidential 12 / 33 ## 7 I<sup>2</sup>C Interface ## 7.1 I<sup>2</sup>C Enable / Disable If the SDA or SCL signal goes to low, I<sup>2</sup>C control block is enabled automatically. And if the SDA and SCL signal maintain high during about 4 us, I<sup>2</sup>C control block is disabled automatically also. ## 7.2 Start & stop condition - **◀** Start Condition (S) - **◀** Stop Condition (P) - ◆ Repeated Start (Sr) ## 7.3 Data validity The SDA should be stable when the SCL is high and the SDA can be changed when the SCL is low. ## 7.4 Byte format The byte structure is composed with 8Bit data and an acknowledge signal. ## 7.5 Acknowledge It is a check bit whether the receiver gets the data from the transmitter without error or not. The receiver will write '0' when it received the data successfully and '1' if not. ## 7.6 First byte ## 7.6.1 Slave address It is the first byte from the start condition. It is used to access the slave device. **ATIC12 Chip Address: 7bit** | ID_SEL | Address | |--------|---------| | GND | 0xD0 | | VDD | 0xF0 | ## 7.6.2 R/W The direction of data is decided by the bit and it follows the address data. ## 7.7 Transferring data ## 7.7.1 Write operation The byte sequence is as follows: - 1. The first byte gives the device address plus the direction bit (R/W = 0). - 2. The second byte contains the internal address of the first register to be accessed. - 3. The next byte is written in the internal register. Following bytes are written in successive internal registers. - 4. The transfer lasts until stop conditions are encountered. - The ATIC12 acknowledges every byte transfer. ## 7.7.2 Read operation The address of the first register to read is programmed in a write operation without data, and terminated by the stop condition. Then, another start is followed by the device address and R/W= 1. All following bytes are now data to be read at successive positions starting from the initial address. ## 7.7.3 Read/Write Operation ## I<sup>2</sup>C write and read operations in normal mode The following figure represents the I<sup>2</sup>C normal mode write and read registers. Write register 0x00 to 0x01 with data AA and BB | Start Device Address 0xD0 ACK Register ACK Data AA ACK Data BB ACK Stop | |-------------------------------------------------------------------------| |-------------------------------------------------------------------------| Read register 0x00 and 0x01 | Start | Device<br>Address 0xD0 | ACK | Register<br>Address 0x00 | ACK | Stop | | | |-------|------------------------|-----|--------------------------|-----|--------------|-----|------| | Start | Device<br>Address 0xD1 | ACK | Data Read AA | ACK | Data Read BB | ACK | Stop | | From Master to Slave | F | From Slave to Master | |----------------------|---|----------------------| |----------------------|---|----------------------| ## 7.9 I<sup>2</sup>C timing diagram | DADAMETED | CVMDOI | 1001 | kbps | 4001 | kbps | TINITE | |----------------------------------------------------------|---------|--------|------|----------------------|----------------------|--------| | PARAMETER | SYMBOL | MIN. | MAX. | MIN. | MAX. | UNIT | | Hold time (repeated)START condition. | tHD;STA | 4.0 | - | 0.6 | - | us | | LOW period of the SCL clock | tLOW | 4.7 | - | 1.3 | - | us | | HIGH period of the SCL clock | tHIGH | 4.0 | - | 0.6 | - | us | | Set-up time for a repeated START condition | tSU;STA | 4.7 | - | 0.6 | - | us | | Data hold time | tHD;DAT | 1.0 | - | - | - | us | | Data set-up time | tSU;DAT | 250 | - | 100 | - | ns | | Rise time of both SDA and SCL signals | tr | - | 1000 | 20 | 300 | ns | | Fall time of both SDA and SCL signals | tf | - | 300 | 20 | 300 | ns | | Set-up time for STOP condition | tSU;STO | 4.0 | - | 0.6 | - | us | | Bus free time between a STOP and START condition | tBUF | 4.7 | - | 1.3 | - | us | | Noise margin at the LOW level for each connected device | VnL | 0.1VDD | - | 0.1VDD | - | V | | Noise margin at the HIGH level for each connected device | VnH | 0.2VDD | - | 0.2VDD | - | V | | Input Low level | | | | 0 | V <sub>DD</sub> *0.2 | V | | Input High level | | | | V <sub>DD</sub> *0.8 | $V_{DD}$ | V | ## 8 ATIC12 control register list - Note 1 : The unused bits (defined as reserved) in I<sup>2</sup>C registers must be kept to reset value. - ◀ Note 2 : The empty bits (defined as '-') in I2C register are zero at read operation. So the empty bits are recommended as zero at write operation. ## 8.1 I<sup>2</sup>C Register Map | N | Add. | Reset | | | | Bit name o | f each bytes | | | | |-----------------------|--------|-----------------|------------|--------------------|-----------|------------------|-----------------|---------------|------------------|------------| | Name | (Hex.) | Value<br>(Bin.) | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | Sensitivity1 | 02 | 0 0111 | - | - | - | Sensitivity_CS01 | | | | | | Sensitivity2 | 03 | 0 0111 | - | - | - | | Se | ensitivity_CS | 502 | | | Sensitivity3 | 04 | 0 0111 | - | - | - | | Se | ensitivity_CS | 503 | | | Sensitivity4 | 05 | 0 0111 | - | - | - | | Se | ensitivity_CS | 504 | | | Sensitivity5 | 06 | 0 0111 | - | - | - | | Se | ensitivity_CS | 305 | | | Sensitivity6 | 07 | 0 0111 | - | - | - | | Se | ensitivity_CS | 06 | | | Sensitivity7 | 08 | 0 0111 | - | - | - | | Se | ensitivity_CS | 507 | | | Sensitivity8 | 09 | 0 0111 | - | - | - | | Se | ensitivity_CS | 808 | | | Sensitivity9 | 0A | 0 0111 | - | - | - | | Se | ensitivity_CS | 509 | | | Sensitivity10 | 0B | 0 0111 | - | - | - | | Se | ensitivity_CS | 310 | | | Sensitivity11 | 0C | 0 0111 | - | - | - | | Se | ensitivity_CS | 11 | | | Sensitivity12 | 0D | 0 0111 | - | - | - | | Se | ensitivity_CS | 12 | | | CTRL1 | 0E | 0000 0011 | BFMode | | ГC | SingleMode | - | | RTC | | | CTRL2 | 0F | -001 0000 | - | CDisTimeO<br>pt | CSImpSel | 1 | SWReset | Sleep | FastRespMo<br>de | FastRespEn | | Output1 | 10 | Read Only | OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | Output2 | 11 | Read Only | - | - | - | - | OUT12 | OUT11 | OUT10 | OUT9 | | Channel Reset 1 | 12 | 0000 0000 | CHRst_8 | CHRst_7 | CHRst_6 | CHRst_5 | CHRst_4 | CHRst_3 | CHRst_2 | CHRst_1 | | Channel Reset 2 | 13 | 0000 | - | - | - | - | CHRst_12 | CHRst_11 | CHRst_10 | CHRst_9 | | Calibration Hold 1 | 14 | 0000 0000 | CalHold_8 | CalHold_7 | CalHold_6 | CalHold_5 | CalHold_4 | CalHold_3 | CalHold_2 | CalHold_1 | | Calibration Hold 2 | 15 | 0000 | - | - | - | - | CalHold_12 | CalHold_11 | CalHold_10 | CalHold_9 | | Data Reading CH | 20 | r 0000 | - | - | - | RDDoneFla<br>g | | CS | _Sel | | | Ref. Data LSB | 21 | Read Only | | | • | SenseD | Data[7:0] | | | | | Ref. Data MSB | 22 | Read Only | | | | SenseD | ata[15:8] | | | | | Sen. Data LSB | 23 | Read Only | | | | RefDa | ata[7:0] | | | | | Sen. Data MSB | 24 | Read Only | | | | RefDa | ta[15:0] | | | | | CS Sense Count<br>LSB | 25 | Read Only | | | | CSSense | Count[7:0] | | | | | CS Sense Count<br>MSB | 26 | Read Only | | | | CSSenseC | Count[15:8] | | | | | Error Percent | 29 | 0010 | ErrModeOpt | ErrModeDis<br>able | ErrPo | entOpt | - | - | | = | | CR Cal. Speed | 2A | -100 -011 | - | | CRDnCalOp | t | - | | CRUpCalOpt | i | | CS Cal. Speed | 2B | -100 -011 | - | | CSDnCalOp | t | - | | CSUpCalOpt | : | | Idle Time Control | 2C | 00 | - | - | SleepT | imeOpt | FastCalMod<br>e | FastI | BSOpt | FastBSEn | | N.Y. | Add. | Reset | | | | Bit name o | f each bytes | | | | | |--------------------------------|--------|-----------------|------|------|--------------|------------|--------------|---------|------|------|--| | Name | (Hex.) | Value<br>(Bin.) | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | CS1 Cap. Control | 31 | 10 0000 | - | - | | | CAP_S | EL_CS1 | | | | | CS2 Cap. Control | 32 | 10 0000 | - | - | | | CAP_S | EL_CS2 | | | | | CS3 Cap. Control | 33 | 10 0000 | - | - | | | CAP_S | EL_CS3 | | | | | CS4 Cap. Control | 34 | 10 0000 | - | - | CAP_SEL_CS4 | | | | | | | | CS5 Cap. Control | 35 | 10 0000 | - | - | CAP_SEL_CS5 | | | | | | | | CS6 Cap. Control | 36 | 10 0000 | - | - | | | CAP_S | EL_CS6 | | | | | CS7 Cap. Control | 37 | 10 0000 | - | - | | | CAP_S | EL_CS7 | | | | | CS8 Cap. Control | 38 | 10 0000 | - | - | | | CAP_S | EL_CS8 | | | | | CS9 Cap. Control | 39 | 10 0000 | - | - | | | CAP_S | EL_CS9 | | | | | CS10 Cap. Control | 3A | 10 0000 | - | - | | | CAP_SI | EL_CS10 | | | | | CS11 Cap. Control | 3B | 10 0000 | - | - | | | CAP_SI | EL_CS11 | | | | | CS12 Cap. Control | 3C | 10 0000 | - | - | CAP_SEL_CS12 | | | | | | | | Voltage Threshold<br>Control 1 | 3D | 0 1101 | - | - | - AUTO_VCON | | | | | | | | Voltage Threshold<br>Control 2 | 3E | 0 0101 | - | - | - INT_VCON | | | | | | | #### 8.2 **Details** #### 8.2.1 **Sensitivity Control Register** Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------------------|--------------------|------|------|------|------|------|-------------------|------|------| | 02h | Sensitivity1 | | | | | Sei | nsitivity_CS | 501 | | | ~<br>0 <b>D</b> h | ~<br>Sensitivity12 | - | - | - | | Sei | ~<br>nsitivity_CS | S12 | | ## **Description** Set the sensitivity of each channel. | Bit name | Reset value | Function | |-----------------|-------------|---------------------------------------------------------| | Sesitivity_CSxx | 00111 | Each channel Sensitivity = Sensitivity_CSxx[4:0] * 0.1% | #### **System Control Register 1** 8.2.2 Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|---------------|------------|------|------|----------------|------|------|------|------| | 0Eh | CTRL1 | BFMod<br>e | FTC | | Single<br>Mode | - | | RTC | | ## **Description** The calibration speed just after power on reset is very high during the time which is defined by FTC[1:0] to have a good adoption against unstable external environment. | Bit name | Reset value | Function | |------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BFMode | 0 | Sensing mode selection. * '0': Auto alternate mode – BF/BS(Sleep) * '1': BF Mode Only | | FTC | 00 | Set the initial BF Sensing Time. * 00: 1-Period(18ms) * 278 = about 5 s, 01: 1-Period(18ms) * 556 = about 10 s * 10: 1-Period(18ms) * 834 = about 15 s, 11: 1-Period(18ms) * 1023 = about 18.4 s | | SingleMode | 0 | Determines output Mode. * '0': Multi-Output Mode * '1': Single-Output Mode | | RTC | 011 | Response Time Control<br>Response period = RTC[2:0] + 1 | ## **System Control Register 2** Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|---------------|------|-----------------|--------------|------|-------------|-------|---------------|----------------| | 0Fh | CTRL2 | - | CDisTi<br>meOpt | CSImp<br>Sel | 1 | SWRes<br>et | Sleep | FastRes pMode | FastRes<br>pEn | ## **Description** All the digital blocks except analog and I2C block are reset when 'SWReset' is set. The 'Sleep' function allows getting very low current consumption when it is set. But the response time will be longer than normal operation. | Bit name | Reset value | Function | |--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------| | CDisTimeOpt | 0 | The discharge time control register for the capacitor, Cint. * 0 : 1us * 1 : 1us + 61us | | CSImpSel | 0 | Select Impedance of CS Line. (excluding Sensing time) * 0 : High Impedance * 1 : Low Impedance | | SWReset | 0 | Software Reset * 0 : Disable Software Reset * 1 : Enable Software Reset | | Sleep | 0 | Sleep Mode Enable * 0 : Disable Sleep Mode * 1 : Enable Sleep Mode | | FastRespMode | 0 | Determining operation Mode when the 'FastRespEn' bis is set. * 0 : Continuous 3 times sensing. * 1 : Continuous 2 times sensing. | | FastRespEn | 0 | Function to only continuous sensing of Touch detected channels. To shorten the response time. * 0 : Disable * 1 : Enable | ## 8.2.4 Output Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|---------------|------|------|------|------|-------|-------|-------|------| | 10h | Output1 | OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | 11h | Output2 | - | - | - | - | OUT12 | OUT11 | OUT10 | OUT9 | ## **Description** Output of each channel. | Bit name | Reset value | Function | |---------------|-------------|-----------------------------------------------------| | OUT1<br>OUT12 | 0 | Output of each channel * 0 : No output * 1 : Output | ## 8.2.5 Channel Reset Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|----------------|---------|---------|---------|---------|----------|----------|----------|---------| | 12h | Channel Reset1 | CHRst_8 | CHRst_7 | CHRst_6 | CHRst_5 | CHRst_4 | CHRst_3 | CHRst_2 | CHRst_1 | | 13h | Channel Reset2 | - | ı | - | - | CHRst_12 | CHRst_11 | CHRst_10 | CHRst_9 | ## **Description** The operation of each channel is independently available to control. A channel doesn't be worked and the calibration is reset when it is set. | Bit name | Reset value | Function | |--------------------------|-------------|-------------------------------------------------------------------------------------------------| | CHRst_1<br>~<br>CHRst_12 | 0 | 0: Enable operation (sensing + calibration) 1: Reset operation (No sensing + reset calibration) | ## 8.2.6 Calibration Hold Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|----------------------|-----------|-----------|-----------|-----------|------------|------------|------------|-----------| | 14h | Calibration<br>Hold1 | CalHold_8 | CalHold_7 | CalHold_6 | CalHold_5 | CalHold_4 | CalHold_3 | CalHold_2 | CalHold_1 | | 15h | Calibration<br>Hold2 | - | - | - | - | CalHold_12 | CalHold_11 | CalHold_10 | CalHold_9 | ## **Description** The calibration of each channel is independently available to control. Each channel is working even if a bit is set. | Bit name | Reset value | Function | |----------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------| | CalHold1<br>~<br>CalHold12 | 0 | * 0: Enable reference calibration (sensing + calibration) * 1: Disable reference calibration (sensing + No calibration) | ## 8.2.7 Data Read Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-----------------------|------|-------------------|------|----------------|------------|------|------|------| | 20h | Data Reading CH | 1 | - | - | RDDoneFla<br>g | | CS. | _Sel | | | 21H | Ref. Data LSB | | | | SenseD | ata[7:0] | | | | | 22H | Ref. Data MSB | | SenseData[15:8] | | | | | | | | 23Н | Sen. Data LSB | | | | RefDa | ta[7:0] | | | | | 24H | Sen. Data MSB | | | | RefDat | a[15:0] | | | | | 25H | CS Sense Count<br>LSB | | CSSenseCount[7:0] | | | | | | | | 26Н | CS Sense Count<br>MSB | | | | CSSenseC | ount[15:8] | | | | ## Description It monitors count data in the channel. | Bit name | Reset value | Function | |--------------|-------------|-------------------------------------------------------------------------------------------------------------------| | RDDoneFlag | Read Only | Data Update Flag * 0 : No Updated * 1 : Updated | | CS_Sel | 0000 | Selecting a channel to be read data * 0000 : CR Channel * 0001 ~ 1100 : CS1 ~ CS12 Channel | | SenseData | Read Only | Current Data of the selected channel *CR channel – Sense Count * CS channel – Sense Percent | | RefData | Read Only | Current Ref. Data of the selected channel * CR channel – Current Ref. Count * CS channel – Current Ref. Percent | | CSSenseCount | Read Only | Display of the selected channel Sense Count | ## 8.2.8 Error Percent Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|---------------|----------------|--------------------|-------|--------|------|------|------|------| | 29h | Error Percent | ErrModeOp<br>t | ErrMode<br>Disable | ErrPc | entOpt | | | | | ## Description To set the error mode options. | Bit name | Reset value | Function | |----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ErrModeOpt | 0 | If Error Mode, Touch behaves decision * 0 : Touch Integral number = Set touch Integral number + Error Count(Dummy) * 1 : Touch Integral number = Set touch Integral number + Error Count(Each channel) | | ErrModeDisable | 0 | Error Mode Disable * 0 : Error Mode Enable * 1 : Error Mode Disable | | ErrPentOpt | 10 | ErrPcntOpt : CR Channel Error Percent Option * 00 : 0.4% / 01 : 0.6% / 10 : 0.8% / 11 : 1.0% * It exceeds Error Percent and 4 continuous cycle are Error Mode → Fast Calibration : 4/1(UP), 1/1(Down) | ## **Calibration Speed Control Register** Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|---------------|------|------------|------|------|------|------------|-----------|------| | 2Ah | CR Cal. Speed | - | CRDnCalOpt | | | - | CRUpCalOpt | | | | 2Bh | CS Cal. Speed | - | CSDnCalOpt | | | - | | CSUpCalOp | t | ## **Description** To set the auto calibration speed of channels. | Bit name | Reset value | Function | | | | | | | |------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|--| | CRDnCalOpt | 100 | Calibration speed Option of CR Channel - Down direction * 000 : 1/1 | * 011 : 1/8 | | | | | | | CRUpCalOpt | 011 | Calibration speed Option of CR Channel - Up direction * 000 : 1/1 * 001 : 1/2 * 010 : 1/4 * 100 : 1/16 * Others : 1/32 | * 011 : 1/8(Reset) | | | | | | | CSDnCalOpt | 100 | Calibration speed Option of CR Channel - Down direction * 000 : 1/1 | * 011 : 1/8 | | | | | | | CSUpCalOpt | 011 | Calibration speed Option of CR Channel - Up direction * 000 : 1/1 * 001 : 1/2 * 010 : 1/4 * 100 : 1/16 * Others : 1/32 | * 011 : 1/8(Reset) | | | | | | ## 8.2.10 Sleep Time Control Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-----------------------|------|------|--------|--------|-----------------|------|-------|--------------| | 2Ch | Sleep Time<br>Control | - | | SleepT | imeOpt | FastCalMod<br>e | | BSOpt | FastBSE<br>n | ## **Description** Sleep Mode 에서의 주기를 결정한다. | Bit name | Reset value | Function | |--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SleepTimeOpt | 00 | When Sleep mode, Sensing Cycle Select Option. * 00 : 200ms | | FastCalMode | 1 | To Select the condition to finish from Fast BS Calibration mode. * 0 : To finish from Fast BS Calibration mode after the set time. * 1 : To finish form Fast BS Calibration mode after the set time or touched. | | FastBSOpt | 00 | Time Setting in Fast BS Calibration Mode * 00 : 1 minute | | FastBSEn | 1 | Fast BS Calibration Mode Enable * 0 : Disable * 1 : Enable | ## 8.2.11 Internal Capacitance Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-------------------|------|------|------|------|--------|---------|------|------| | 30h | CR Cap. Control | - | - | | | CAP_S | EL_CR | | | | 31h | CS1 Cap. Control | - | - | | | CAP_S | EL_CS1 | | | | 3Ch | CS12 Cap. Control | | | | | CAP_SE | EL_CS12 | | | ## **Description** The internal capacitance is set as same as the total capacitance of CS channels after power-on reset. And the internal capacitance can be changed by this register. | Bit name | Reset value | Function | |---------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------| | CAP_SEL_CR | 100000 | Internal Cap. value(CR Channel)is stored in this register. * Internal Capacitance = CAP_SEL_CR[5:0] * 0.742pF | | CAP_SEL_CS1 CAP_SEL_CS12 | 100000 | Internal Cap. value(CS1 ~ CS12 Channel)is stored in this register. * Internal Cap. Value = CAP_SEL_CR[5:0] * 0.742pF | ## 8.2.12 Voltage Threshold Control Register Type: R/W | Address | Register Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-----------------------------------|------|------|------|------|------|-----------|------|------| | 3Dh | Voltage<br>Threshold<br>Control 1 | - | - | - | | A | AUTO_VCOI | N | | | 3Eh | Voltage<br>Threshold<br>Control 2 | - | - | - | | | INT_VCON | | | ## **Description** It determines the reference voltage of the comparator. | Bit name | Reset value | Function | | | | |-----------|-------------|--------------------------------------------------------------------------------------------------------------|--|--|--| | AUTO_VCON | 01101 | Voltage level to compare the CS Cap. and internal Cap. Voltage level corresponding to this value | | | | | INT_VCON | 00101 | Comparator reference voltage to comparison with Cin voltage (Vref) Voltage level corresponding to this value | | | | ## 9 Recommended Circuit Diagram ## 9.1 ATIC12 – 28 QFN ATIC12 Application Example Circuit - ✓ ATIC12 is reset by internal reset circuit. VDD voltage rising time should be shorter than 100msec for proper operation. - ✓ Normally, R.N.D pin dose not connection to anywhere. But, in radio frequency noise environment, R.N.D pin must form a pattern line on PCB. - ✓ The VDD periodic voltage ripple over 50mV and the ripple frequency is lower than 10 kHz can cause wrong sensitivity calibration. To prevent above problem, power (VDD, GND) line of touch circuit should be separated from other circuit. Especially LED driver power line or digital switching circuit power line certainly should be treated to be separated from touch circuit. - ✓ The CS patterns also should be routed as short as possible and the width of line might be about 0.25mm. - ✓ Parallel capacitor of CS pin could be useful in case detail sensitivity mediation is required such as for complementation sensitivity difference between channels. - Serial connection resistor of CS pins may be used to avoid mal-function from external surge and ESD and the closer to IC(ATIC12), the stronger immunity against mal-function and ESD is. - ✓ ATIC12 has a possibility to occur a jitter in the noisy environment. In this case, the BS Mode is switched to the BF Mode. - ✓ The capacitor that is between VDD and GND is an obligation. It should be located as close as possible from ATIC12. - ✓ The CS pattern routing should be formed by bottom metal (opposite metal of touch PAD). - ✓ The empty space of PCB must be filled with GND pattern to strengthen GND pattern and to prevent external noise from interfere with sensing frequency. #### **ATIC12 – 28 SSOP** 9.2 ATIC12 Application Example Circuit - ATIC12 is reset by internal reset circuit. VDD voltage rising time should be shorter than 100msec for proper operation. - Normally, R.N.D pin dose not connection to anywhere. But, in radio frequency noise environment, R.N.D pin must form a pattern line on PCB. - The VDD periodic voltage ripple over 50mV and the ripple frequency is lower than 10 kHz can cause wrong sensitivity calibration. To prevent above problem, power (VDD, GND) line of touch circuit should be separated from other circuit. Especially LED driver power line or digital switching circuit power line certainly should be treated to be separated from touch circuit. - The CS patterns also should be routed as short as possible and the width of line might be about 0.25mm. - Parallel capacitor of CS pin could be useful in case detail sensitivity mediation is required such as for complementation sensitivity difference between channels. - Serial connection resistor of CS pins may be used to avoid mal-function from external surge and ESD and the closer to IC(ATIC12), the stronger immunity against mal-function and ESD is. - ATIC12 has a possibility to occur a jitter in the noisy environment. In this case, the BS Mode is switched to the BF Mode. - The capacitor that is between VDD and GND is an obligation. It should be located as close as possible from ATIC12. - The CS pattern routing should be formed by bottom metal (opposite metal of touch PAD). - The empty space of PCB must be filled with GND pattern to strengthen GND pattern and to prevent external noise from interfere with sensing frequency. #### 9.3 Example – Power Line Split Strategy PCB Layout ## A. Not split power Line (Bad power line design) - The The noise that is generated by AC load or relay can be loaded at 5V power line. - A big inductance might be appeared in case of the connection line between main board and display board is too long, moreover the voltage ripple could be generated by LED (LCD) display driver at VDD (5V). ## B. Split power Line (One 5V regulator used) - Recommended ## C. Split power Line (Separated 5V regulator used) – Strongly recommended # ADSemiconductor® "Free from Common Mode Noise" ## ATIC12 (12-CH Auto Sensitivity Calibration Capacitive Touch Sensor) ## 10 MECHANICAL DRAWING ## 10.1 Mechanical Drawing of ATIC12 - 28 QFN | | 0014140 | | 1010110 | | |---------|--------------------|-----------------------------------------------------|-------------------|-------------------| | L | СОММО | H <sub>a</sub> | | | | • | MIN. | NOM. | MAX. | NO <sub>TE</sub> | | A | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | 0.02 | 0.05 | | | A3 | | 0.20 REF. | | | | Ð | 0 | | 12 | 2 | | K | | 0.20 MIN. | 2 | | | D | | 4.0 BSC | | | | E | | 4.0 BSC | | | | L1 | 0.15 mm MAX | | | | | | 0.40mm LEAD PITCH | | | | | • | 0.40mi | m LEAD | PITCH | | | ) WE 18 | | n LEAD<br>RIATION | PITCH<br>A | No <sub>T</sub> | | ****** | | RIATION<br>NOM. | A<br>MAX. | N <sub>O,TE</sub> | | e>≥so- | VA | RIATION<br>NOM.<br>0.40 BSC | A<br>MAX. | No <sub>TE</sub> | | œ<br>N | VA | RIATION<br>NOM. | A<br>MAX. | 3 | | | VA | RIATION<br>NOM.<br>0.40 BSC | A<br>MAX. | 3<br>4 | | œ<br>N | VA<br>MIN. | RIATION<br>NOM.<br>0.40 BSC<br>28<br>7<br>7 | A<br>MAX. | 3<br>A | | | VA | RIATION<br>NOM.<br>0.40 BSC | A<br>MAX. | 3<br>4 | | | VA<br>MIN. | RIATION<br>NOM.<br>0.40 BSC<br>28<br>7<br>7 | A<br>MAX. | 3<br>A | | | VA<br>MIN.<br>0.35 | RIATION<br>NOM.<br>0.40 BSC<br>28<br>7<br>7<br>0.40 | A<br>MAX.<br>0.45 | 3<br>4<br>4 | ## NOTES: - 1. DIMENSIONING AND TOLERANCING CONFORME TO ASME Y14.5M 1994. 2. ALL DIMENSIONS ARE IN MILLIMETERS, $\theta$ IS IN DEGREES. - N IS THE TOTAL NUMBER OF TERMINALS. - A DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION & SHOULD NOT BE MEASURED IN THAT RADIUS AREA. 5. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E - SIDE RESPECTIVELY. 6. MAX. PACKAGE WARPAGE IS 0.05 mm. 7. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS. - APIN #1 ID ON TOP WILL BE LASER MARKED. - BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - 10. THIS DRAWING CONFORMES TO JEDEC REGISTERED OUTLINE MO-220 - 1 DEPENDING ON THE METHOD OF LEAD TERMINATION AT THE EDGE OF THE PACKAGE, PULLBACK (L1) MAYBE PRESENT PULLBACK DESIGN OPTION IS FOR 0.50mm NOMINAL LANDLENGTH ONLY. # ADSemiconductor® "Free from Common Mode Noise" ## ATIC12 (12-CH Auto Sensitivity Calibration Capacitive Touch Sensor) ## 10.2 Mechanical Drawing of ATIC12 - 28 SSOP | SYMBOLS | MIN. | MAX. | |---------|-------|-------| | Α | 1.35 | 1.75 | | A1 | 0.10 | 0.25 | | A2 | _ | 1.50 | | b | 0.20 | 0.30 | | D | 9.80 | 10.00 | | E1 | 3.81 | 3.99 | | е | 0.635 | BASIC | | Ē | 5.79 | 6.20 | | Ĺ | 0.41 | 1.27 | | θ° | 0 | 8 | UNIT: MM ## NOTES: - 1.JEDEC OUTLINE : MO-137 AF - 2.DIMENSIONS "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.MOLD FLASH, PROTRUSIONS AND GATE BURRS SHALL NOT EXCEED 0.15mm (0.006in) PER SIDE. - 3.DIMENSIONS "E1" DOES NOT INCLUDE INTER-LEAD FLASH, OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25mm (0.010in) PER SIDE. # ADSemiconductor® "Free from Common Mode Noise" ## ATIC12 (12-CH Auto Sensitivity Calibration Capacitive Touch Sensor) ## 11 MARKING DESCRIPTION ## 11.1 Marking Description of ATIC12 – 28 QFN ## 11.2 Marking Description of ATIC12 – 28 SSOP | N | $\cap$ | TE | ٦. | |---|--------|----|----| ## LIFE SUPPORT POLICY AD SEMICONDUCTOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF AD SEMICONDUCTOR CORPORATION The ADS logo is a registered trademark of ADSemiconductor © 2006 ADSemiconductor – All Rights Reserved www.adsemicon.com www.adsemicon.co.kr